

# LJMU Research Online

Liu, C, Ren, P, Zhou, B, Zhang, JF, Fang, H and Ji, Z

Investigation on the implementation of stateful minority logic for future inmemory computing

http://researchonline.ljmu.ac.uk/id/eprint/15921/

Article

**Citation** (please note it is advisable to refer to the publisher's version if you intend to cite from this work)

Liu, C, Ren, P, Zhou, B, Zhang, JF, Fang, H and Ji, Z (2021) Investigation on the implementation of stateful minority logic for future in-memory computing. IEEE Access, 9. pp. 168648-168655. ISSN 2169-3536

LJMU has developed LJMU Research Online for users to access the research output of the University more effectively. Copyright © and Moral Rights for the papers on this site are retained by the individual authors and/or other copyright owners. Users may download and/or print one copy of any article(s) in LJMU Research Online to facilitate their private study or for non-commercial research. You may not engage in further distribution of the material or use it for any profit-making activities or any commercial gain.

The version presented here may differ from the published version or from the version of the record. Please see the repository URL above for details on accessing the published version and note that access may require a subscription.

For more information please contact <a href="mailto:researchonline@ljmu.ac.uk">researchonline@ljmu.ac.uk</a>

http://researchonline.ljmu.ac.uk/



Received November 19, 2021, accepted December 6, 2021, date of publication December 10, 2021, date of current version December 30, 2021.

Digital Object Identifier 10.1109/ACCESS.2021.3134687

# **Investigation on the Implementation of Stateful Minority Logic for Future In-Memory Computing**

CHUNYANG LIU<sup>®1</sup>, PENGPENG REN<sup>1</sup>, BO ZHOU<sup>®2</sup>, JIANFU ZHANG<sup>®2</sup>, HUI FANG<sup>®3</sup>,

**AND ZHIGANG J**<sup>10,4</sup>, (Member, IEEE) <sup>1</sup>Department of Micro/Nano Electronics, Shanghai Jiao Tong University, Shanghai 200240, China <sup>2</sup>School of Engineering, Liverpool John Moores University, Liverpool L3 5UX, U.K.

<sup>3</sup>Computer Science Department, Loughborough University, Loughborough LE11 3TU, U.K.

<sup>4</sup>National Key Laboratory of Science and Technology on Micro/Nano Fabrication, Shanghai Jiaotong University, Shanghai 200240, China

Corresponding author: Zhigang Ji (zhigangji@sjtu.edu.cn)

**ABSTRACT** In-memory computing is one of the best ways to solve the delay and power consumption issues of traditional von Neumann structures in the current Internet of Things and big data era. The realization of in-memory computing based on memristors is being widely studied because of its simple structure, high integration, and compatibility with CMOS technology. Minority logic is considered as the most suitable to realize computation function, and the basic cell based on memristors to implementing minority logic has also been proposed. However, from our analysis, it has requirements on device electrical character. After fabricating resistance random access memory (RRAM) devices that meet basic requirements, demonstration still cannot achieve. Through theoretical derivation and simulation, resistance variation is the main reason for wrong results. Moreover, high variation devices with existing technology can be challenging to demonstrate the basic logic cell.

**INDEX TERMS** In-memory computing, minority logic, memristor, resistance variation, low power computation.

# I. INTRODUCTION

Traditional von-Neumann architecture faces significant challenges on the power consumption caused by the separation between the memory and CPU. Exploring in-memory computing (IMC) using beyond-CMOS devices has been considered a promising pathway towards low-power computation. Wherein, IMC based on RRAM [1], [2] has raised great interest because of the simple structure, high density, good scalability, and CMOS compatibility. Besides, RRAM based IMC can be divided into two types, stateful logic and memristortransistor logic. There have been several stateful logic methods to realize logic function and further the logic circuit in the memory array, e.g., material implication (IMPLY) [3], memristor aided logic (MAGIC) [4]. In 2008, the lab of HP proposed the IMPLY structure and they first used the resistance state of RRAM as logical variables. However, the problem of IMPLY and its variance [5] is that additional and stable resistors are required. Besides, long time operation is necessary to form complex logic functions, and the output will cover the input after operation. In 2012, the MAGIC structure was

The associate editor coordinating the review of this manuscript and approving it for publication was Cristian Zambelli<sup>10</sup>.

proposed to solve the problem of external resistance and coverage. The design practices of logic circuits based on MAGIC NOR gate were studied and effective synthesis methods were reported [6]. However, the issue that requiring long operation steps to realize complex logic functions still exists because the NOR function has low flexibility. Besides, the stringent requirement for V<sub>SET</sub>/V<sub>RESET</sub>, which most RRAM devices cannot satisfy, is also a severe challenge [7]. Due to the limitation that more peripheral circuits are needed to realize logic operation in the memory array [8], stateful logic usually suffers more latency and power consumption.

Memristor-transistor logic (MTL) is also one promising technology, likened to conventional CMOS logic [9]. The CMOS-like gates have similar structure to their CMOS counterparts. The RRAM devices are used with threshold voltages, instead of NMOS/PMOS. Voltages represent both the logic input and logic output variables. Besides, it has the advantage of being more suitable to use the existing EDA tools to optimize the circuit design. However, the disadvantage is the extremely slow speed compared with CMOS.

Recent research [10]-[13] has confirmed that majority logic can implement arithmetic-intensive circuits with fewer gates, and it has been proved that Majority-based logic can achieve up to 33% reduction in logical depth compared to And-based logic [13]. For example, when comparing with IMPLY, the computation efficiency of the mathematical addition doubles with the majority logic, which is one particular case of the threshold logic [14]. Various realizations of the majority logic have been demonstrated on RRAM arrays, either using the voltage/resistance [15] or resistance/voltage [16] as input/output state variables.

The key challenges are 1) they are non-stateful logic where the conversion between voltage and resistance is required, which complicated both the operation procedure and the circuit design; 2) Majority logic is functionally incomplete and the logic NOT is needed, making it impossible for homogenous implementation with simple design.

The minority logic, which is the inverted majority logic, is function completeness and therefore can be an ideal alternative. Quantum-dot cellular automata (QCA)-based minority logic gate has been fabricated, and circuit modules designed based on the minority logic, such as 2to4 decoder and multiplexer, are also designed and simulated. Recently, the theoretical design for the stateful minority logic using RRAM, the so-called fast and energy-efficient logicin-memory (FELIX), was proposed by S. Gupta et al [17]. The aforementioned challenges can be tackled if FELIX is realized with practical RRAM technologies. In this paper, we derived the requirements of RRAM on asymmetric I-V curve in the implementation of FELIX. The Cu/ZnO/Pt structure devices that can meet the requirements are fabricated according to the specific process. By testing the basic circuit cell with different input patterns and checking the logic output, we found that the output of one case is different from the theoretical value. Based on the analysis, we first show that the realization of FELIX is difficult to achieve due to the unavoidable intrinsic variation.

## **II. BASIC LOGIC CELL**

The resistance state of RRAM is used as logical variable, and here we define the high resistance state (HRS) and low resistance state (LRS) of the memristor as logic 0 and logic 1, respectively. By using Ohm's law and Kirchhoff's law, which are both resistance-based laws, data storage and logic computing can be realized in memory arrays, which can solve the "storage wall problem" as mentioned above.

The structure of minority basic logic cell is shown in Fig. 1(a), in which the initial resistance states of RRAM A, B, C are logical inputs, while the final resistance state of Y after operation is logical output. The operation consists of two steps, and the first step is initializing the Y to LRS. The second step is applying  $V_o$  at the top terminal of A, B, and C, and grounding the top terminal of Y.

After applying corresponding voltage, the voltage at the node of bottom electrode  $V_x$  is determined by the resistance states of input RRAMs. All possible inputs can be divided into four categories: LLL, LLH, LHH, and HHH. Wherein each character denotes the state of one input RRAM. For different inputs, the voltage  $V_x$  can be different, which in turn



FIGURE 1. (a) The circuit structure of proposed basic logic cell. There are four RRAMs in one row, consisting of three inputs A, B, and C, and the output result is stored in Y. (b) Truth table for eight combinations of three inputs and corresponding outputs. (c) Structure of 1-bit addition based on Minority and NOT gate.

affects the switching behaviour of Y. Since mature RRAMs have large resistance ratio, RRAMs with HRS can be considered as open circuit when they are in parallel to other RRAMs of LRS. Thus,  $V_x$  is only controlled by the LRS. The requirement for the switching voltage is elaborated below:

- Inputs with more than one RRAM in LRS (LLH or LLL): the total resistance for input RRAMs is smaller than the value of Y. More than half of  $V_o$  will fall on the RRAM Y. For example,  $V_x = 3/4V_o$  under LLL and  $V_x = 2/3V_o$  under LLH. Y must be RESET to HRS for both cases.
- Inputs with more than one RRAM in HRS (LHH or HHH): the total resistance for input RRAMs is larger than the value of Y.  $V_x$  is lower than half of  $V_0$ . For example,  $V_x = 1/2V_0$  under LHH and  $V_x = 0$  under HHH. In either case, no RESET should happen, and Y keeps its initial state.

According to the analysis above, the truth table for this basic cell is shown in Fig. 1(b), and the logic function derived is written as Eq. (1). Besides, it can be converted to another version on the next line by a simple derivation, from which we can see that if we preset C as logic 1 (write LRS to memory cell), NOR gate is formed; if we preset C as logic 0 (write HRS to memory cell), NAND gate is formed. Besides, when both B and C are preset into 1 and 0 respectively, NOT gate for input A is formed.

$$Y = \overline{AB + BC + AC}$$
  
=  $\overline{C(A + B) + \overline{C}(AB)}$  (2-1)

Because both the NAND gate and NOR gate are logical completely, all kinds of digital circuits can be realized by this basic logic function, thereby realizing logic operations in the memory structure is feasible. Compared to other logic

TABLE 1. Expression of 1-bit full adder based on minority logic gate.

| Output                | Expression                                                     |
|-----------------------|----------------------------------------------------------------|
| $K_1 = K_1'(C_{out})$ | minority (A, B, $C_{in}$ )<br>minority (K <sub>1</sub> , 0, 1) |
| A'                    | minority (A, 0, 1)                                             |
| $\mathbf{K}_2$        | minority (A', B, C <sub>in</sub> )                             |
| Sum                   | minority $(A', K_1', K_2)$                                     |

cells realized by existing in-memory computing architecture, this logic function has more degree of freedom, so it may help when realizing complex digital circuits. For example, it is worth mentioning that the logic function result of this proposed structure and the output signal  $C_{out}$  of the full adder, which equals  $AB + BC_{in} + AC_{in}$ , are a pair of opposite signals.

The expression and operating steps of 1-bit adder are derived in Table 1, and the proposed circuit structure is shown in Fig. 1(c), which consists of three minority logic gates. In a ripple-carry adder, the generation and propagation of  $C_{out}$  are critical path, which determines the speed and power consumption, so the realization of the N-bit adder can be accelerated and the power consumption is lower compared with other in-memory computing methods.

However, the circuit raised some requirements to RRAM electrical characteristic. On one hand, when input RRAMs are dominated by LRS, the minority logic requires that the output RRAM, Y, resets to HRS when  $V_x = 2/3V_o$  and remains at LRS when  $V_x = 1/2V_o$ . Therefore, the reset voltage,  $V_{RESET}$ , must lie in between. As a result, operation voltage  $V_o$  should be set to satisfy:

$$1.5 \times |V_{\text{RESET}}| < V_{\text{o}} < 2 \times |V_{\text{RESET}}|$$
(2-2)

On the other hand, when input RRAMs are dominated by HRS,  $V_x$  is either  $1/2V_o$  or 0, both of which will not trigger the RESET process. However, in such a situation, the input RRAMs are positively biased at the voltage level of more than  $1/2V_o$ , leading to undesirable SET operation. Therefore, the set voltage,  $V_{SET}$ , should lie above its maximum possible value, occurring as  $V_o$  under HHH condition. Requirements of  $V_{SET}$  can be written as:

$$V_o < V_{SET} \tag{2-3}$$

The relationship between  $V_{SET}$ ,  $V_{RESET}$  and  $V_o$  is shown in Fig. 2. According to (2-2) and (2-3), not only a range of  $V_o$  is restricted, but also a requirement for device character is needed, as written in (2-4).

$$V_{SET} > 1.5 \times |V_{RESET}|$$
(2-4)

The range  $\Delta V = 2/3V_o - 1/2V_o$  is an approximation when HRS  $\gg$  LRS, so in general cases, this range should be analyzed clearly. By defining the ratio of HRS and LRS as m, then this range is a function of m, which can be written as:

$$\Delta V = \frac{2m+1}{3m+1} \cdot V_{o} - \frac{m+2}{2m+2} \cdot V_{o}$$
 (2-5)



**FIGURE 2.** The voltage drops between TE and BE of output (blue) and input (purple) RRAM. For output RRAM, voltage drop equals -V<sub>x</sub>, while for input RRAM, voltage drop equals (V<sub>0</sub>-V<sub>x</sub>). The requirement for the V<sub>SET</sub> and V<sub>RESET</sub> of minority logic is marked in green.



FIGURE 3. A statistic of SET and RESET voltage of ECM RRAM, VCM RRAM, FTJ and MTJ.

Besides, when m > 20, this range almost reaches the maximum value. Due to the variation of the resistance of the device, its high resistance and low resistance have upper and lower limitations, defined as RH\_max, RH\_min, RL\_max, RL\_min. Considering the worst case, it is necessary to ensure that each basic cell works normally with RH\_min > m \* RL\_max.

By far, researchers have found that electrochemical conduction mechanism (ECM) RRAM has an asymmetric I-V curve compared with other memristor types. As shown in Fig. 3, a statistic of  $V_{SET}$  and  $V_{RESET}$  of ECM RRAM [18]–[26], vacancy conduction mechanism (VCM) RRAM [20], [27]–[33], ferroelectric tunneling junction (FTJ) [34]–[37] and magnetic tunneling junction (MTJ) [38]–[41], means that due to different conductive mechanism, using Cu or Ag as electrodes leads to more asymmetric I-V curve.

#### **III. DEVICE FABRICATION**

Here, we fabricated a Pt/ZnO/Cu structure devices as shown in the inset of Fig. 4, which is supposed to serve as ECM



**FIGURE 4.** The typical I-V curve of devices used in this work, the red line is forming process, with lower initial resistance and higher set and reset voltage. The inset is device structure of fabricated RRAM, Cu/ZnO/Pt, and substrates on a Ti layer.

device. 100nm Cu was deposited on a commercial SiO<sub>2</sub>/Si substrate by rf magnetron sputtering at room temperature. 80nm ZnO film was deposited by plasma-enhanced atomic layer deposition (PEALD), using H<sub>2</sub>O and Diethyl zinc as precursors, and the deposition rate was about 0.2nm each cycle. As top contacts, sputter-deposited platinum was used with a diameter of 50  $\mu$ m $\sim$ 300um, patterned by a shadow mask, using a commercial sputter-coater. After these films are fabricated, wet etch process is used to expose the Cu bottom electrode for electrical testing. The current-voltage (I-V) characteristics of the Pt/ZnO/Cu/SiO<sub>2</sub>/Si devices were measured at room temperature in air using a Keithley 4200A-SCS semiconductor parameter analyzer connected to a Kelvin ST-500 probe station. The bias was applied to the top electrode.

The typical I-V curve is shown in Fig. 4. As shown, the I-V curve is asymmetric under positive and negative voltage sweep, due to the different set and reset process mechanisms. By applying a positive voltage to the Cu TE, Cu atoms dissolute and migrate into ZnO film under the applied electric field. The migration of Cu ions eventually leads to a reduction at Pt BE and Cu atoms conductive filament (CF) formed from BE to TE. As a result, a large current flowing through this filament immediately reaches the compliance current (Icc), and the voltage is V<sub>SET</sub>. Once the bias polarity is reversed and compliance current removed, Cu atoms filament is broken either by reduction or Joule heating so that low current can flow, corresponding to high resistance state, and the voltage is V<sub>RESET</sub>. The red line shows forming process, the initial resistance of free device is  $4K\Omega$ , and it switches to LRS =  $70\Omega$  at V<sub>FORM</sub> = 2.64V with compliance current Icc = 8mA, which means conductive filament of Cu first formed due to oxidation of Cu ions originating from top electrode.

Device switches to HRS =  $1.5K\Omega$  at V<sub>RESET</sub> = -1.3V, which means the CF ruptured partially with a gap remaining



FIGURE 5. The typical I-V curve of 20th SET-RESET cycles, while the red dash line represents the 2nd cycle and the green dash line represents the 20th cycle.



**FIGURE 6.** Cumulative distribution of  $V_{\text{SET}}$  and  $V_{\text{RESET}}$  and cumulative distribution of LRS and HRS.

between undissolved CF and Cu electrode. As a result, CF is much easier to form in the next process of positive voltage sweeping, corresponding to a lower switching voltage at  $V_{SET} = 2V$ . After applying negative voltage, the CF ruptured by reduction of Cu atoms again, which means the device switches to HRS, with resistance ratio >20. These experimental results imply that the device has  $|V_{\text{SET}}/V_{\text{RESET}}| >$ 1.7 and HRS/LRS >20, which can satisfy the requirements of basic logic cell mentioned before. In Fig. 5, sweep results of 20 cycles on one fresh RRAM device are tested, and the variation character is summarized. As shown in the upper part of Fig. 6, the  $V_{SET}$  varies from 1.8V to 2.4V while  $V_{RESET}$ varies from -0.8V to -1.2V, and this range still satisfies the requests mentioned in Eq. (4). The resistance variation is shown in lower part of Fig. 6, and it also satisfies the requests of resistance ratio over 20 with  $\sigma_{\rm R} = 0.3$ .

We considered the simulation results of basic logic through Cadence Spectre based on VTEAM model. As shown in Fig. 7, a Cadence Verilog-A model is designed to fit the experimental data. The simulation result of logic output is shown in Fig. 8. In each cycle, inputs change and after operating, the

#### TABLE 2. Power consumption.



FIGURE 7. I-V curve of Experimental data (points) and Fitting data (line).

Voltage (V)



**FIGURE 8.** Simulation result of eight combinations of input cases, corresponding to the truth table.

results are saved as resistance state of RRAM Y, corresponds to the truth table from top to down. Besides, the simulation result of power consumption for different input patterns are shown in Table 2.

### **IV. VARIATION ANALYSIS**

In order to demonstrate the functional correction of basic logic cell with fabricated devices in this work, we test the basic cell with four probes on the TE of RRAMs and one at the intermediate node and the results are shown below.



FIGURE 9. Current change of RRAM Y with input cases (a) LLL. (b) LLH. (c) LHH. (d) HHH.

We choose 4 RRAM cells from the sample to apply triangular waveform on TE of input RRAMs and grounding output RRAM. With another probe on ZnO film to record the current flowing through output RRAM Y.

When inputs are LLL or LLH, the output RRAM Y should finally reset to HRS due to  $V_x$  larger than  $|V_{RESET}|$ , as shown in Fig. 9(a) and Fig. 9(b). When inputs are LHH or HHH, the output RRAM Y should finally maintain LRS due to  $V_x$ smaller than  $|V_{RESET}|$ . However, from the result of Fig. 9(c), while input LLH, RRAM Y outputs HRS instead of the correct state of LRS. The output of HHH is correct, as shown in Fig. 9(d).

Here we discuss the reason for the wrong results of case LLH by analyzing resistance and switch voltage variation. For simplicity, we firstly only consider that  $V_{RESET}$  has variations. Assuming the average value and the variation of  $V_{RESET}$  is  $\mu_{VRESET}$  and  $\sigma_{VRESET}$ , the following two requirements must be met to guarantee the circuit design with a target yield of three sigma:

- For LLH, the maximum allowable  $|V_{RESET}| = (1 + 3\sigma_{VRESET}/\mu_{VRESET}) \cdot \mu_{VRESET}$ , should not exceed  $L/(L/2 + L) \cdot V_o = 2/3V_o$ .
- For LHH, the minimum allowable  $|V_{RESET}| = (1 3\sigma_{VRESET}/\mu_{VRESET}) \cdot \mu_{VRESET}$ , should be higher than  $L/(L + L) \cdot V_o = 1/2V_o$ .

The maximum allowable  $\sigma_{\text{VRESET}}$  occurs when  $\mu_{\text{VRESET}}$  is in the middle of the window, as shown in Fig. 10(a). This gives:

$$\mu_{\text{VRESET}} = 0.5 \cdot (2/3 + 1/2) \cdot V_0 = 7/12 \cdot V_0 \quad (4-1)$$



**FIGURE 10.** (a) Negative sweep for RRAM with  $V_{\text{RESET}}$  variation and voltage levels for different input cases. (b) Boundary change after considering resistance variation  $\sigma_{\text{L}}/\mu_{\text{L}}$  and corresponding change of  $\sigma_{\text{VRESET}}/\mu_{\text{VRESET}}$ .

$$\sigma_{\text{VRESET}} = 2/3 \cdot V_{\text{o}} - \mu_{\text{VRESET}} = 1/12 \cdot V_{\text{o}} \qquad (4-2)$$

$$\max(\sigma_{\text{VRESET}}/\mu_{\text{VRESET}}) = 1/21 \tag{4-3}$$

As we can see, in this simplified condition, the maximum normalized variation,  $\sigma_{\text{VRESET}}/\mu_{\text{VRESET}}$ , is a constant.

Then, if we further consider the resistance variation, it is expected that the tolerance becomes even lower, as shown in Fig. 10(b).

When input case is LLH, the right boundary of voltage level is determined by the maximum pull-up resistance, which changes from  $\mu_L/2$  to  $(1 + 3\sigma_L/\mu_L) \cdot (\mu_L/2)$ , and the minimum pull-down resistance, which changes from  $\mu_L$  to  $(1-3\sigma_L/\mu_L)\cdot\mu_L$ . Due to the requirement that the left boundary of V<sub>x</sub> should be lower than the LB of |V<sub>RESET</sub>|, a conjoint relationship between  $\sigma_L$  and  $\sigma_{VRESET}$  is derived in (4-4).

$$\frac{\left(1-3\cdot\frac{\sigma_{\rm L}}{\mu_{\rm L}}\right)\cdot\mu_{\rm L}}{\left(1+3\cdot\frac{\sigma_{\rm L}}{\mu_{\rm L}}\right)\cdot\frac{\mu_{\rm L}}{2}+\left(1-3\cdot\frac{\sigma_{\rm L}}{\mu_{\rm L}}\right)\cdot\mu_{\rm L}}\cdot\rm V_{o}} > \left(1+3\frac{\sigma_{\rm VRESET}}{\mu_{\rm VRESET}}\right)\cdot\mu_{\rm VRESET} \quad (4-4)$$

When input case is LHH, the left boundary of voltage level is determined by the minimum pull-up resistance, which changes from  $\mu_{\rm L}$  to  $(1-3\sigma_{\rm L}/\mu_{\rm L}) \cdot \mu_{\rm L}$ , and the maximum pull-down resistance, which changes from  $\mu_{\rm L}$  to  $(1 + 3\sigma_{\rm L}/\mu_{\rm L}) \cdot \mu_{\rm L}$ . Due to the requirement that the right boundary of V<sub>x</sub> should be larger than the UB of |V<sub>RESET</sub>|, the corresponding expression is shown in (4-5).

$$\frac{\left(1+3\cdot\frac{\sigma_{\rm L}}{\mu_{\rm L}}\right)\cdot\mu_{\rm L}}{\left(1-3\cdot\frac{\sigma_{\rm L}}{\mu_{\rm L}}\right)\cdot\mu_{\rm L}+\left(1+3\cdot\frac{\sigma_{\rm L}}{\mu_{\rm L}}\right)\cdot\mu_{\rm L}}\cdot V_{\rm o} < \left(1-3\frac{\sigma_{\rm VRESET}}{\mu_{\rm VRESET}}\right)\cdot\mu_{\rm VRESET} \quad (4-5)$$

From (4-4) & (4-5), a relationship between  $\sigma_L/\mu_L$ and  $\sigma_{VRESET}/\mu_{VRESET}$  can be estimated, as shown in Fig. 11(a). The area below both curves means  $\sigma_L/\mu_L$  and  $\sigma_{VRESET}/\mu_{VRESET}$  that can satisfy the two equations and can implement the logic correctly. Besides, we found that the curve from (4-4) is higher than that from (4-5). It is because when input case is LLH, the variation is lower due to parallel connection of two RRAMs, and as a result, the range of



**FIGURE 11.** (a) Requirement from case LLH and LHH. (b) Relationship between  $\sigma_{VRESET}/\mu_{VRESET}$  and  $\sigma_L/\mu_L$ .



**FIGURE 12.** Correction changes with different  $\sigma_L/\mu_L$  and  $\sigma_{VRESET}/\mu_{VRESET}$ .



**FIGURE 13.** (a) Positive sweep for RRAM and voltage levels for different input cases. (b) Relationship between the ratio of  $\mu_{\text{VSET}}/\mu_{\text{VRESET}}$  and  $\sigma_{\text{VSET}}/\mu_{\text{VSET}}$ .

voltage level is lower than that of LHH, which makes (4-4) easier to be satisfied.

The points marked inside Fig. 11(b) are other categories of devices from references [43]–[49], and as a result, it is hard to realize FELIX with existing devices. In order to show the changing trend, we simulate the correction with different device parameters  $\sigma_L/\mu_L$  and  $\sigma_{VRESET}/\mu_{VRESET}$ , as shown in Fig. 12. From the gradual change of color, the correction decreases from 100% to 70% by degree.

Similarly, for the input RRAMs, the voltage difference between TE and BE is  $(V_o-V_x)$ , while for HHH case, this value comes to its maximum value  $V_o$ , since  $V_x$  is 0. As a result, the requirement is that  $V_o$  should not exceed the minimum value of  $V_{SET}$  so that the resistance state of input RRAMs can be maintained, as shown in Fig. 13(a). Since the ideal value of  $\mu_{VRESET}$  is 7/12V<sub>o</sub>, the value of  $\mu_{VSET}$  can be defined by the ratio of  $\mu_{VSET}/\mu_{VRESET}$ , marked as r, which



FIGURE 14. Simulation results of correction for each input case. The error bar shows different probabilities in 10 repetitions, with each repetition for 100 times simulation.

TABLE 3. Summary of resistance variation of ECM RRAM.

| Structure                       | V <sub>SET</sub><br>(V) | V <sub>RESET</sub><br>(V) | $HRS$ ( $\Omega$ ) | $LRS$ ( $\Omega$ ) | $(\sigma/\mu)_{HRS}$ | $(\sigma/\mu)_{LRS}$ |
|---------------------------------|-------------------------|---------------------------|--------------------|--------------------|----------------------|----------------------|
| Cu/h-<br>BN/Ti/Au[50]           | 2                       | -1                        | 8E3                | 1E2                | 0.62                 | 0.4                  |
| Au/sheet-rich<br>silk/Ag [43]   | 1.2                     | -1.2                      | 1E7                | 200                | 0.5                  | 0.2                  |
| Au/ZrO <sub>2</sub> /Ag<br>[45] | 0.6                     | -0.4                      | 1E8                | 1E3                | 0.25                 | 0.5                  |
| Ag/ZnO:Mn/<br>Pt [53]           | 2                       | -1.4                      | 1E9                | 100                | 0.5                  | 0.4                  |
| Cu/ZrO2/Pt<br>[54]              | 1.4                     | -0.8                      | 5E9                | 150<br>0           | 0.8                  | 0/26                 |

can be written as:

$$V_{o} < (1 - 3\frac{\sigma_{VSET}}{\mu_{VSET}}) \cdot r \cdot \mu_{VRESET}$$
(4-6)

The relationship of the switching voltage ratio r with requirement on  $\sigma_{VSET}$  is shown in Fig. 13(b). For example, with switching voltage ratio r = 2, the maximum tolerable  $\sigma_{VSET}/\mu_{VSET} \approx 0.05$ , and if device has much more asymmetric I-V curve, it can tolerate more variation of SET voltage.

Simulation results of resistance variation  $\sigma_L = 0.3$  and  $\sigma_{VRESET} = 0.1$  are shown in Fig. 14, with partial error for the middle two cases.

According to Table 3, most existing ECM RRAM devices have resistance variation over 20%, which is because that conductive filament (CF) breaks at different positions and metal ions are reduced and accumulated at different positions of the bottom electrode or the branch of CF [55]. Origin of device-to-device variability is attributed to discrepancies in the fabrication processes such as variation in the switching oxide thickness, the surface roughness of the electrodes, etching damages [56]. It eventually leads to the uncertainty of the shape of metal filament and the contact area with the electrode in each switching process, which is reflected in the variation of resistance and switch voltage.

#### **V. CONCLUSION**

This paper analyzed the advantage of minority logic among other basic Boolean logic while implementing in-memory computing. Based on the analysis, we found that some requirements on RRAM device are necessary for realizing basic logic cell in circuit array. Since there is consensus that ECM RRAM has asymmetric VSET and VRESET, we fabricated Cu/ZnO/Pt device, and the I-V curve can exactly satisfy requirements. By demonstrating the feasibility of basic minority logic cell, four RRAMs were measured and analyzed. However, due to the failure of one input case, we found that the variation of resistance and switch voltage can affect the range of separating different cases. In summary, after exploring several emerging memory technologies that have strong potential to be commercialized in future, we find FELEX is incompatible with them due to the tight voltage and resistance variation requirement.

#### REFERENCES

- D. Ielmini and H. S. P. Wong, "In-memory computing with resistive switching devices," *Nature Electron.*, vol. 1, no. 6, pp. 333–343, 2018.
- [2] M. A. Zidan, J. P. Strachan, and W. D. Lu, "The future of electronics based on memristive systems," *Nature Electron.*, vol. 1, no. 1, pp. 22–29, Jan. 2018.
- [3] J. Borghetti, G. S. Snider, P. J. Kuekes, J. J. Yang, D. R. Stewart, and R. S. Williams, "Memristive' switches enable 'stateful' logic operations via material implication," *Nature*, vol. 464, no. 7290, pp. 873–876, Apr. 2010.
- [4] S. Kvatinsky, D. Belousov, S. Liman, G. Satat, N. Wald, E. G. Friedman, A. Kolodny, and U. C. Weiser, "MAGIC—Memristoraided logic," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 61, no. 11, pp. 895–899, Nov. 2014.
- [5] S. Shin, K. Kim, and S.-M. Kang, "Reconfigurable stateful nor gate for large-scale logic-array integrations," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 58, no. 7, pp. 442–446, Jul. 2011.
- [6] R. Ben Hur, N. Wald, N. Talati, and S. Kvatinsky, "Simple magic: Synthesis and in-memory mapping of logic execution for memristor-aided logic," in *Proc. IEEE/ACM Int. Conf. Computer-Aided Design (ICCAD)*, Irvine, CA, USA, Nov. 2017, pp. 225–232.
- [7] B. Hoffer, V. Rana, S. Menzel, R. Waser, and S. Kvatinsky, "Experimental demonstration of memristor-aided logic (MAGIC) using valence change memory (VCM)," *IEEE Trans. Electron Devices*, vol. 67, no. 8, pp. 3115–3122, Aug. 2020.
- [8] X. Hu, M. J. Schultis, M. Kramer, A. Bagla, A. Shetty, and J. S. Friedman, "Overhead requirements for stateful memristor logic," *IEEE Trans. Circuits Syst. I, Reg. Paper*, vol. 66, no. 1, pp. 263–273, Jan. 2019.
- [9] X.-Y. Wang, P.-F. Zhou, J. K. Eshraghian, C.-Y. Lin, H. H.-C. Iu, T.-C. Chang, and S.-M. Kang, "High-density memristor-CMOS ternary logic family," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 68, no. 1, pp. 264–274, Jan. 2021.
- [10] L. Amaru, P.-E. Gaillardon, and G. De Micheli, "Majority-based synthesis for nanotechnologies," in *Proc. 21st Asia South Pacific Design Autom. Conf. (ASP-DAC)*, Macao, Macao, Jan. 2016, pp. 499–502.
- [11] V. Pudi, K. Sridharan, and F. Lombardi, "Majority logic formulations for parallel adder designs at reduced delay and circuit complexity," *IEEE Trans. Comput.*, vol. 66, no. 10, pp. 1824–1830, Oct. 2017.
- [12] I. A. Young and D. E. Nikonov, "Principles and trends in quantum nanoelectronics and nano-magnetics for beyond-CMOS computing," in *Proc.* 47th Eur. Solid-State Device Res. Conf. (ESSDERC), Leuven, Belgium, Sep. 2017, pp. 1–5.
- [13] L. Amaru, P.-E. Gaillardon, and G. De Micheli, "Majority-inverter graph: A new paradigm for logic optimization," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 35, no. 5, pp. 806–819, May 2016.

- [14] T. Zanotti, F. M. Puglisi, and P. Pavan, "Reconfigurable smart in-memory computing platform supporting logic and binarized neural networks for low-power edge devices," *IEEE J. Emerg. Sel. Topics Circuits Syst.*, vol. 10, no. 4, pp. 478–487, Dec. 2020.
- [15] S. Shirinzadeh, M. Soeken, P.-E. Gaillardon, and R. Drechsler, "Logic synthesis for RRAM-based in-memory computing," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 37, no. 7, pp. 1422–1435, Jul. 2018.
- [16] J. Reuben, "Binary addition in resistance switching memory array by sensing majority," *Micromachines*, vol. 11, no. 5, p. 496, May 2020.
- [17] S. Gupta, M. Imani, and T. Rosing, "FELIX: Fast and energy-efficient logic in memory," in *Proc. IEEE/ACM Int. Conf. Comput.-Aided Design* (*ICCAD*), San Diego CA, USA, Nov. 2018, pp. 1–7.
- [18] C. Schindler, M. Weides, M. N. Kozicki, and R. Waser, "Low current resistive switching in Cu–SiO<sub>2</sub> cells," *Appl. Phys. Lett.*, vol. 92, no. 12, Mar. 2008, Art. no. 122910.
- [19] S. Z. Rahaman, S. Maikap, H.-C. Chiu, C.-H. Lin, T.-Y. Wu, Y.-S. Chen, P.-J. Tzeng, F. Chen, M.-J. Kao, and M.-J. Tsai, "Bipolar resistive switching memory using Cu metallic filament in Ge<sub>0.4</sub>Se<sub>0.6</sub> solid electrolyte," *Electrochem. Solid-State Lett.*, vol. 13, no. 5, p. H159, 2010.
- [20] T. S. Lee, N. J. Lee, H. Abbas, H. H. Lee, T.-S. Yoon, and C. J. Kang, "Compliance current-controlled conducting filament formation in tantalum oxide-based RRAM devices with different top electrodes," ACS Appl. Electron. Mater., vol. 2, no. 4, pp. 1154–1161, Apr. 2020.
- [21] W. Lee, J. Park, M. Son, J. Lee, S. Jung, S. Kim, S. Park, J. Shin, and H. Hwang, "Excellent state stability of Cu/SiC/Pt programmable metallization cells for nonvolatile memory applications," *IEEE Electron Device Lett.*, vol. 32, no. 5, pp. 680–682, May 2011.
- [22] C. Schindler, G. Staikov, and R. Waser, "Electrode kinetics of Cu–SiO<sub>2</sub>based resistive switching cells: Overcoming the voltage-time dilemma of electrochemical metallization memories," *Appl. Phys. Lett.*, vol. 94, no. 7, Feb. 2009, Art. no. 072109.
- [23] T. Tsuruoka, K. Terabe, T. Hasegawa, and M. Aono, "Forming and switching mechanisms of a cation-migration-based oxide resistive memory," *Nanotechnology*, vol. 21, no. 42, p. 425205, 2010.
- [24] F. Zhuge, S. Peng, C. He, X. Zhu, X. Chen, Y. Liu, and R.-W. Li, "Improvement of resistive switching in Cu/ZnO/Pt sandwiches by weakening the randomicity of the formation/rupture of Cu filaments," *Nanotechnology*, vol. 22, no. 27, Jul. 2011, Art. no. 275204.
- [25] S. Abdul Hadi, K. M. Humood, M. Abi Jaoude, H. Abunahla, H. F. A. Shehhi, and B. Mohammad, "Bipolar Cu/HfO<sub>2</sub>/p<sup>++</sup> Si memristors by sol-gel spin coating method and their application to environmental sensing," *Sci. Rep.*, vol. 9, no. 1, p. 9983, Dec. 2019.
- [26] H. Xie, Q. Liu, Y. Li, H. Lv, M. Wang, and K. Zhang, "Effect of low constant current stress treatment on the performance of the Cu/ZrO<sub>2</sub>/Pt resistive switching device," *Semicond. Sci. Technol.*, vol. 27, no. 10, Oct. 2012, Art. no. 105007.
- [27] W. Chen, W. Lu, B. Long, Y. Li, and D. Gilmer, "Switching characteristics of W/Zr/HfO<sub>2</sub>/TiN ReRAM devices for multi-level cell non-volatile memory applications," *Semicond. Sci. Technol.*, vol. 30, no. 7, Jul. 2015, Art. no. 075002.
- [28] M. Akbari, M.-K. Kim, D. Kim, and J.-S. Lee, "Reproducible and reliable resistive switching behaviors of AlO<sub>X</sub>/HfO<sub>X</sub> bilayer structures with Al electrode by atomic layer deposition," *RSC Adv.*, vol. 7, no. 27, pp. 16704–16708, 2017.

- [29] F.-C. Chiu, P.-W. Li, and W.-Y. Chang, "Reliability characteristics and conduction mechanisms in resistive switching memory devices using ZnO thin films," *Nanosc. Res. Lett.*, vol. 7, no. 1, p. 178, Dec. 2012.
- [30] N. Xu, L. Liu, X. Sun, X. Liu, D. Han, and Y. Wang, "Characteristics and mechanism of conduction/set process in TiN/ZnO/Pt resistance switching random-access memories," *Appl. Phys. Lett.*, vol. 92, no. 23, Jun. 2008, Art. no. 232112.
- [31] C.-Y. Lin, C.-Y. Wu, C.-Y. Wu, C.-C. Lin, and T.-Y. Tseng, "Memory effect of RF sputtered ZrO<sub>2</sub> thin films," *Thin Solid Films*, vol. 516, nos. 2–4, pp. 444–448, Dec. 2007.
- [32] L. Michalas, S. Stathopoulos, A. Khiat, and T. Prodromakis, "Conduction mechanisms at distinct resistive levels of Pt/TiO<sub>2-x</sub>/Pt memristors," *Appl. Phys. Lett.*, vol. 113, no. 14, Oct. 2018, Art. no. 143503.
- [33] Q. Wu, W. Banerjee, J. Cao, Z. Ji, L. Li, and M. Liu, "Improvement of durability and switching speed by incorporating nanocrystals in the HfO<sub>x</sub> based resistive random access memory devices," *Appl. Phys. Lett.*, vol. 113, no. 2, Jul. 2018, Art. no. 023105.
- [34] M.-X. Jia, Z. Q. Ren, Y. D. Liu, Y. Cheng, and R. Huang, "Ferroelectric polarization-controlled resistive switching in BaTiO<sub>3</sub>/SmNiO<sub>3</sub> epitaxial heterostructures," *Appl. Phys. Lett.*, vol. 114, no. 10, Mar. 2019, Art. no. 102901.
- [35] V. Garcia and M. Bibes, "Ferroelectric tunnel junctions for information storage and processing," *Nature Commun.*, vol. 5, no. 1, p. 4289, Jul. 2014.
- [36] S. Boyn, J. Grollier, G. Lecerf, B. Xu, N. Locatelli, S. Fusil, S. Girod, C. Carrétéro, K. Garcia, S. Xavier, J. Tomas, L. Bellaiche, M. Bibes, A. Barthélémy, S. Saïghi, and V. Garcia, "Learning through ferroelectric domain dynamics in solid-state synapses," *Nature Commun.*, vol. 8, no. 1, p. 14736, Apr. 2017.
- [37] C. Ma, Z. Luo, W. Huang, L. Zhao, Q. Chen, Y. Lin, X. Liu, Z. Chen, C. Liu, H. Sun, X. Jin, Y. Yin, and X. Li, "Sub-nanosecond memristor based on ferroelectric tunnel junction," *Nature Commun.*, vol. 11, no. 1, p. 1439, Dec. 2020.
- [38] J. J. Kan, C. Park, C. Ching, J. Ahn, and Y. Xie, "A study on practically unlimited endurance of STT-MRAM," *IEEE Trans. Electron Devices*, vol. 64, no. 9, pp. 3639–3646, Sep. 2017.
- [39] C. Park, H. Lee, C. Ching, J. Ahn, R. Wang, M. Pakala, and S. H. Kang, "Low RA magnetic tunnel junction arrays in conjunction with low switching current and high breakdown voltage for STT-MRAM at 10 nm and beyond," in *Proc. IEEE Symp. VLSI Technol.*, Honolulu, HI, USA, Jun. 2018, pp. 185–186.
- [40] O. Golonzka, J. G. Alzate, U. Arslan, and M. Bohr, "MRAM as embedded non-volatile memory solution for 22 FFL FinFET technology," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2018, p. 18.
- [41] J. M. Slaughter, K. Nagel, R. Whig, S. Deshpande, S. Aggarwal, and M. DeHerrera, "Technology for reliable spin-torque MRAM products," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2016, p. 21.
- [42] F. Pan, "Experimental and simulation study of resistive switches for memory applications," Ph.D. dissertation, Dept. Elect. Eng. Comput. Sci., Univ. California, Berkeley, Berkeley, CA, USA, 2012, p. 117. [Online]. Available: https://escholarship.org/uc/item/38d5q41d
- [43] A. Prakash and H. Hwang, "Multilevel cell storage and resistance variability in resistive random access memory," *Phys. Sci. Rev.*, vol. 1, no. 6, pp. 1–16, Jun. 2016.

...