# Identify the critical regions and switching/failure mechanisms in non-filamentary RRAM (a-VMCO) by RTN and CVS techniques for memory window improvement

J. Ma<sup>(1)</sup>, Z. Chai<sup>(1)</sup>, W. Zhang<sup>(1)</sup>, B. Govoreanu<sup>(2)</sup>, J. F. Zhang<sup>(1)</sup>, Z. Ji<sup>(1)</sup>, B. Benbakhti<sup>(1)</sup>, G. Groeseneken<sup>(2)</sup> and M. Jurczak<sup>(2)</sup> <sup>(1)</sup>Department of EEE, Liverpool John Moores University, Liverpool L3 3AF, UK <sup>(2)</sup>IMEC, Leuven B3001, Belgium

Abstract Non-filamentary RRAM is a promising technology that features self-rectifying, forming/compliance-free, tight resistance distributions at both high and low resistance states (HRS/LRS). Direct experimental evidence for its physical switching & failure mechanisms, however, is still missing, due to the lack of suitable characterization techniques. In this work, a novel method combining the random-telegraph-noise (RTN), constant-voltagestress (CVS) and time-to-failure Weibull plot is developed to investigate these mechanisms in the non-filamentary RRAM cell based on amorphous-Si/TiO<sub>2</sub>. For the first time, the following key advances have been achieved: i) Switching mechanism by defect profile modulation in a critical interfacial region has been identified from defect locations extracted by RTN; ii) Defect profile in this region plays a critical role in device failure, leading to different Weibull distributions during negative (LRS) and positive (HRS) CVS; iii) Progressive formation of a conductive percolation path during electrical stress is directly observed due to defect generation in addition to pre-existing defect movement; iv) Optimizing the critical interfacial region significantly improves memory window and failure margin. This provides a useful tool for advancing the non-filamentary RRAM technology.

## I. Introduction

Resistive switching memories (RRAM) attracted extensive attentions as an emerging memory technology. There are two types of oxygen ion/vacancy based RRAMs: (1) filamentary RRAM: Switching is through the modification of a conductive filament, which leads to long HRS/LRS retention tails (e.g. HfO<sub>2</sub>, [1-2]) (Fig.1a&c); (2) Non-filamentary RRAM: It features selfrectifying, forming/compliance-free, low µA operation, tighter HRS/LRS distributions with little tail-bits shifting issues (e.g.  $TiO_2/TaO_x$  [3], a-VMCO [4,5]). It has been proposed that its switching is through the uniform defect profile modulation (Fig.1b&d) [4], however, direct experimental evidence is still missing and its failure mechanism is not known. In this work, a novel method has been developed combining RTN, CVS and Weibull plot, which, for the first time, enables the identification of its switching and failure mechanisms at defect level by directly observing the profile modulation of pre-existing defects and the progressive formation of a conductive percolation path by the addition of generated defects. The unique failure characteristics of a-VMCO can be explained by a proposed model. Identifying the key roles of the critical interfacial region in switching/failure provides guidance for further improving non-filamentary RRAM.

# **II. Device and operation**

A TEM image of the device structure and the DC I-V curves are shown in **Fig.1e&f**, respectively [4]. Device details are given in Table 1. The a-VMCO cell features analog switching behavior. It RESETs at a positive top electrode (TE) voltage and SETs at a negative bias. Increasing Vreset is desirable for enhancing the memory window, but this will soon cause breakdown in devices with unoptimized process (W1). By improving the critical regions responsible for switching/failure through process optimization (W2&W3), we will demonstrate that the memory window and failure margin can be significantly improved (**Fig.1g**).

## **III. RTN & CVS Characterization**

# A. RTN and defect profile modulation by switching

In our earlier work [2], RTN in HfO<sub>2</sub> RRAM has been used to extract the profile of defect's spatial and energy locations, X<sub>T</sub> & E<sub>T</sub>, from its mean capture/emission time constant dependence on the applied bias [6-8]. By adapting this method to a-VMCO, RTN can be clearly observed and defects are detected in both TiO2 and a-Si layers (Fig.2). Defects profiles in the vertical direction extracted after switching to LRS (0) and HRS (0) are compared in Fig.3a&b. At HRS, there is a defect-'less' region at each side of the a-Si/TiO<sub>2</sub> interface (IL). At LRS, however, it is not observed at the  $TiO_2$  side; hence this is where the defect profile modulation occurs predominantly. The total width of defect-'less' regions is closely correlated with resistance, as it becomes wider at HRS and narrower at LRS, providing, for the first time, direct experimental evidence for the proposed switching mechanism (Fig.1b) [4-5]. Note that this defect profile modulation is caused by the movement of pre-existing defects, which have uniform spatial distribution in the lateral direction (Fig.1b), because of its forming-free and area-dependent non-filamentary switching characteristics as shown in refs. [4, 5].

## B. Time-to-failure during CVS and its Weibull plot

In order to characterize the device failure, CVS is applied on TE and time-to-breakdown,  $t_{BD}$ , is examined with Weibull plot. It exhibits a single slope for positive CVS at  $V_{BD}$ =+6.6V (Fig. 4a), but a bimodal behavior with two slopes for negative CVS at a much smaller  $V_{BD}$ =-3.5V (Fig.4b). This significant polarity-dependence of  $V_{BD}$  and Weibull slopes have not been observed for high-k dielectric stacks used in MIM capacitor or MOSFETs (e.g. Fig.5) [9-13]. The cell current is also monitored against stress time during CVS, showing two stages before reaching breakdown: in 1<sup>st</sup> stage, current reduces at positive CVS (Fig.6a), but is stable at negative CVS (Fig.6b). Large fluctuations are observed in 2<sup>nd</sup> stage in both cases. In order to explain these differences, defect profiles during CVS will be obtained next by combining RTN and CVS measurements.

#### C. Combination of RTN and CVS

RTN measurements are inserted at certain intervals during CVS (**Fig.7**) to monitor the gradual changes in defect profiles at different CVS stages. RTNs with only small amplitudes (<5%) are observed in 1<sup>st</sup> CVS stage (also in fresh devices after switching to either HRS or LRS, not shown), whilst both small and large RTNs (>10%) are observed in 2<sup>nd</sup> CVS stage (**Fig.8a-d**). This suggests that in addition to the profile modulation of pre-existing defects during set/reset and in 1<sup>st</sup> stage, additional defects are generated by stress in 2<sup>nd</sup> stage, leading to the large amplitude of RTN and

current fluctuations, and breakdown. The same defects can be detected by immediately repeated RTN measurements in both 1<sup>st</sup> and 2<sup>nd</sup> stages, confirming the effectiveness of the measurement (**Fig.9**). In the following, defect profiles during 1<sup>st</sup> and 2<sup>nd</sup> stages of both CVS polarities will be examined, and a physical model for the failure mechanism will be proposed.

## **IV. Failure mechanisms**

#### A. Defect profile during positive CVS

The positive CVS bias resets a-VMCO to HRS. As shown in Fig.1b&3b, switching to HRS is associated with two pre-existing defect-'less' regions, one at a-Si side and the other at TiO<sub>2</sub> side of IL. Profile of pre-existing defects extracted during the 1st stage of positive CVS (Fig.3b) is shown as the orange-color background in Fig.10a-c. The current reduction in 1st stage (Fig.6a) is caused by deeper reset under the positive CVS. Defects extracted from the large RTN signals (•) in 2<sup>nd</sup> CVS stage are observed in the pre-existing defect-'less' (white) region in TiO<sub>2</sub> at early 2<sup>nd</sup> stage, gradually reaching the TiO<sub>2</sub>/IL interface (Fig.10a-c), confirming that they are caused by defects generation as they are absent in this region during normal switching. Defects generation is also observed in a-Si approaching its pre-existing defect-'less' region. This result suggests that the defect-'less' interfacial region plays a key role as the 'last-to-break' region. The wider pre-existing defect-'less' regions at HRS (Fig.1b & 10d) result in a higher positive V<sub>BD</sub> with the potential drop across the TiO<sub>2</sub>/a-Si stack  $V_{\text{stack}} = V_{\text{CVS}} - V_{\text{FB}} = 5.6 \text{V}$  (Fig. 2).

#### *B.* Defect profile during negative CVS

The negative CVS bias sets a-VMCO to LRS, and the TiO<sub>2</sub> side of IL is occupied by the pre-existing defects (**Fig.1b&3**). Profile of the pre-existing defects extracted during the 1<sup>st</sup> stage of negative CVS (**Fig.3b**) is shown as the light-blue background in **Fig.11a-c**. Defects causing large RTNs in 2<sup>nd</sup> stage evolve in a way similar to that under positive CVS: they are observed in TiO<sub>2</sub> gradually approaching the TiO<sub>2</sub>/IL interface, and also in a-Si approaching the pre-existing defect-'less' region. This eventually leads to the formation of a percolation path across the TiO<sub>2</sub>/a-Si stack, as can be seen clearly in the case after device soft BD (**Fig.12**). The narrower defect-'less' IL/a-Si region leads to a smaller negative V<sub>BD</sub> with the potential drop across the TiO<sub>2</sub>/a-Si stack V<sub>stack</sub>= V<sub>CVS</sub>-V<sub>FB</sub>=-4.5V. Moreover, these devices are in the region 1 of its bimodal Weibull plot (**Fig.4b**).

Devices in region 2 of the bimodal Weibull plot for -CVS shows a stepper distribution at short t<sub>BD</sub> (**Fig.4b**). Defect profiles in these devices are also extracted (**Fig.13**), and a percolation path is formed after short stress times, leading to their early failure. It should be emphasized that there is no device breakdown observed when stressed under +CVS at V<sub>stack</sub>= 4.5V for 10ks, suggesting the interfacial region becomes significantly more robust at HRS.

#### C. Physical model for the failure mechanism

Based on the above results and analysis, we propose a device failure model as illustrated in **Fig.14a&b**. The failure of a-VMCO cell is a combined result of three factors: (1) the profile of pre-existing defects that can be modulated in the RRAM dielectric stack between HRS and LRS, unlike that in the classical gate dielectric of MOSFETs; (2) the conductive percolation path formed by defect generation during stress,

which is affected by the pre-existing defects modulation; (3) quality of the  $TiO_2/a$ -Si interfacial region.

The two-slope bimodal distribution was also reported for some small-area high-k/SiON stacks in MOSFETs at both bias polarities and has been explained by the substantially higher defect generation rates (DGR) in either the high-k layer [9] or its grain boundary (GD) [11,13]. DGR can also explain the bimodal distribution in Fig.4b: the TiO<sub>2</sub> side of IL is occupied by pre-existing defects under -CVS at LRS (Fig.3b), and has much higher DGR than the defect-'less' IL/a-Si region. The polarity dependence of the pre-existing defect distribution in **Fig.14a&b**, however, is unique to the TiO<sub>2</sub> layer in a-VMCO. The removal of pre-existing defects in the TiO<sub>2</sub>/IL region under +CVS at HRS reduces its DGR and the smaller difference in DGR for the two layers leads to the single slope in Fig.4a. To support this explanation, the Weibull plot of the Metal/a-Si/Metal devices [14] shows that the single a-Si layer has a similar single slope when the  $TiO_2$  layer was absent (Fig. 15).

## V. Memory window improved by critical IL regions

According to the above failure model, improving IL quality should reduce the DGR in the critical IL region, leading to better device performance. Indeed, an improved overall processing condition for both TiO2 and a-Si in W2/P2 lead to larger memory windows and failure margins as shown in Fig.1g&16. This is consistent with  $t_{BD}$  improvement of W2 under both ±CVS (Fig. 17a&b). Interestingly, further improvement of TiO<sub>2</sub>/IL by a specific treatment prior to TiO<sub>2</sub> deposition in W3 leads to a further improvement only in region 2 under -CVS (Fig.17b), supporting that the higher DGR in the TiO<sub>2</sub> side of IL [9,11] under –CVS at LRS is responsible for region 2. This is further supported in Fig.18. W1&2&3 have similar current fluctuation generation and failure path formation process, but at much longer stress times in W2 and W3 due to the lower DGR in TiO2/IL region with better quality, suggesting that exploring new IL material/process may facilitate even further improvement.

#### **VI.** Conclusions

A novel method combining RTN, CVS and Weibull plot has been developed for non-filamentary RRAM device. For the first time, its defect profiles have been extracted by RTN, which are clearly correlated to resistance switching and to different time-tofailure Weibull distributions. Identification of defect generation during CVS enables the observation of progressive formation of the conductive percolation path leading to breakdown. This work provides insights for further improving the performance of nonfilamentary RRAM through identifying the roles of specific critical IL regions, assisting in advancing the RRAM technology.

Acknowledgement: Supported by EPSRC of UK (Grant no.: EP/ M006727/1) and fruitful discussions with colleagues at imec.

#### References

B. Govoreanu, et al, *IEDM*, 2011. [2] Z. Chai, et al, *VLSI Symp. Tech.*, 2016. [3] I. T. Wang. et al, *IEDM*, 2014. [4] B. Govoreanu, et al, *VLSI Symp. Tech.*, 2015. [5] B. Govoreanu, et al, *VLSI Symp. Tech.*, 2016. [6] M. J. Kirton, et al, *Adv.s in Physics*, vol. 38, no. 4, 1989. [7] C. M. Chang, et al, *IEDM*, 2008.
[8] J. Chen, et al, *VLSI Symp. Tech.*, 2014. [9] T. Nigam, et al, *IEDM*, 2009. [10] F. Mondon, Microele. Reliab., 2003. [11] N. Raghavan, et al, *EDL*, vol.32, no.1, 2011. [12] E. Wu, et al, *IEDM*, 2013. [13] K. S.Yew, et al EDL, vol.33, no.2, 2012. [14] L. Zhang, et al, IEDM, 2014.





Fig15. tBD Weibull distribution of Fig.16 Memory window and single amorphous Si layer (MSM). VBD enhancement in W2&3.

Fig18. Comparison of (a) occurrence time of stage 2 under - CVS in W1&2&3. (b) Progressive reduction of the generated defect-'less' region width against stress time in devices failed in region 2 as indicated by '•'symbols in Fig.17b.