## AC NBTI of Ge pMOSFETs: Impact of Energy Alternating Defects on Lifetime Prediction

J. Ma<sup>(1)</sup>, W. Zhang<sup>(1)</sup>, J. F. Zhang<sup>(1)</sup>, Z. Ji<sup>(1)</sup>, B. Benbakhti<sup>(1)</sup>, J. Franco<sup>(2)</sup>, J. Mitard<sup>(2)</sup>, L. Witters<sup>(2)</sup>, N. Collaert<sup>(2)</sup>, G. Groeseneken<sup>(2)</sup> <sup>(1)</sup>School of Engineering, Liverpool John Moores University, Liverpool L3 3AF, UK. <sup>(2)</sup>*IMEC, Leuven B3001, Belgium* 

**Introduction:** Ge pMOSFETs with either HfO<sub>2</sub>/SiO<sub>2</sub>/Si-cap/Ge or Al<sub>2</sub>O<sub>3</sub>/GeO<sub>2</sub>/Ge gate stacks are strong candidates for next technology nodes due to its high hole mobility [1-3]. Their reliability was studied under DC stress [2-4], but is missing under AC stress. For Si devices, industry predicts AC NBTI lifetime from DC stress after introducing a measurement delay either purposely [5] or implicitly by using a measurement time of 10-100 ms [6] (Fig.1a). In this way, AC lifetime predicted by DC stress agrees well with that from AC stress when using effective stress time (Fig.1b), because degradation under AC is the same as DC after a delay-induced recovery (Fig.1c). The significance of this work is that, for the first time, we report that AC lifetime for Ge is much longer than DC even after a long measurement delay, and the AC lifetime MUST NOT be predicted from DC stress as used in Si, since overdrive voltage can be underestimated by 0.5V (Fig.2). A key advance of this work is the understanding of this important difference between Si and Ge and identifying the responsible defects and mechanism.

**Difference in Si and Ge AC NBTI:** Test devices are given in **Table 1**. Unless otherwise specified, tests were carried out at 125 °C and AC stress was at 10 kHz with a duty factor of 0.5. In contrast to Si shown in **Fig.1c**, much less defects are generated under AC stress than DC even after the delay-induced recovery in Si-cap/Ge devices (**Fig.3**). To further study it, an AC-DC-AC stress cycle was carried out. In Si, the DC-enhanced charging is fully recovered during the 2<sup>nd</sup> AC (**Fig.4a**) and NBTI follows a single kinetics (**Fig.4b**). In Ge, however, defects generated by DC stress cannot be fully discharged (**Fig.5a**), indicating additional DC generation (**Fig.5b**). This can be further supported by the defect energy distribution, where AC stress in Si generates the same defects as DC when discharged under the same Vg\_rec (**Fig.6a**). DC stress in Ge, however, generates much more defects after discharging under the same AC Vg rec (**Fig.6b**).

**Different Defects in Si and Ge:** It has been shown that defects are different in Ge and Si devices, as there are energy alternating defects (EAD) in Ge, but not in Si devices [4]. As shown in Fig.7a-c, following the discharge through which the energy profiles are obtained [7], traps in GeO<sub>2</sub>/Ge cannot be recharged until charging energy level (EL) is swept back to  $\sim$ Ev(Ge) (Fig.7a), and the same also occurs in Si-cap/Ge devices (Fig.7b). For Si, however, recharge starts as soon as energy level is swept negatively (Fig.7c).

The above differences can be well explained by the presence of energy alternating defects (EAD) in Ge, but absent in Si devices. The energy level of EAD alternates with its charge status: shifts above Ev when charged, and back below Ev when neutralized, in both GeO<sub>2</sub>/Ge (**Fig.8a**) and Si-Cap/Ge (**Fig.8b**). EADs in fresh Si-cap/Ge are located further below Ge Ev because of the band misalignment [3]. EAD-recharge can only take place when biased below ~Ev, the same as in a fresh device, and does not occur above ~Ev (**Fig.7a&b**). In contrast, the generated defects (GD) in Si have energy levels well above Ev and do not alternate (**Fig.8c**). Since these defects keep their high energy level after neutralized, they recharge readily once above Ef (**Fig.7c**) by electron tunneling to Si conduction band, rather than capturing holes from valence band.

We propose a double-well model for the energy alternation in Ge devices (Fig.9) and then use it to explain the additional DC

generation. The energy level of the 1<sup>st</sup> well is relatively shallow and below Ev, and a hole must have sufficient energy to be injected and trapped in it. Only after this trapping, it can proceed to overcome the  $2^{nd}$  barrier by a field-enhanced relaxation process and reach the deep well [8]. The EADs trapped in the  $2^{nd}$  well is proportional to the charge density in the 1<sup>st</sup> well,  $N_h$ . The shallow level of 1<sup>st</sup> well makes  $N_h$  dynamic: it is much less under AC because of short charging time and the discharge at Vg=0V. The smaller AC  $N_h$  in turn leads to less EADs in the  $2^{nd}$  well. Moreover, AC ON time can be too short to complete the relaxation responsible for the EAD generation. This explains the missing 'additional generation' under AC (Fig.5&6b). The trapping in the  $2^{nd}$  well is more stable due to its deep energy level. For Si devices, there is no 'additional generation' under DC because of the lack of energy alternation (Fig.1c&8c)

To further support the above explanation, several tests have been carried out. The additional EAD generation occurs in both GeO<sub>2</sub>/Ge (Fig.10a) and Si-cap/Ge devices (Fig.5). To demonstrate that EAD generation requires sufficient time and this time reduces for higher stress field strength, Eox, Fig.10b shows that at low Eox in Si-cap Ge, the additional EAD generation only occurs after a long DC stress. Under a higher Eox, it occurs at a shorter stress time. Furthermore, for AC stress in Ge, higher Eox leads to the additional EAD generation starting at higher frequency (Fig.11a), supporting that the generation time reduces at higher Eox. At high frequencies, the impact of frequency and Eox becomes negligible, because the small  $N_{\rm h}$  trapped in the 1<sup>st</sup> well becomes the limiting factor. In contrast, the ratio between AC and DC in Si is independent of Eox (Fig.11b), supporting the lack of EADs. Moreover, a higher frequency leads to the additional EAD generation starting at a higher duty factor, so as to provide sufficient generation time (Fig.12a). At a high frequency of 10k Hz, the additional EAD generation is independent of Eox at duty factors  $\leq$  50% (Fig.12b), agreeing with Fig.11a. It increases with Eox at a higher DF, where t<sub>stress</sub> is no longer the limiting factor.

<u>AC lifetime prediction in Ge:</u> For Si device (Fig.1b, Fig.11b), the AC lifetime at high frequency is the same as the DC lifetime after a recovery, making it possible to predict the AC lifetime from DC stress after subtracting the discharge. For Ge device, however, as the additional DC generation is absent in AC stress (10 kHz, Fig.13), AC lifetime cannot be predicted by performing DC stress, as shown in Fig.14. An AC overdrive voltage of 1.92V is obtained for keeping  $\Delta$ Vth within 100 mV for 10 years in Si-cap/Ge, comparing to the 1.42V predicted by DC stress, making an additional 0.5V available for gaining higher speed. Further process optimization is clearly needed before GeO<sub>2</sub>/Ge makes its commercial debut.

<u>Conclusions</u>: For the first time, AC lifetime in Ge pMOSFETs is investigated and it must not be predicted by the conventional DC stress method with a measurement delay. This is because the energy alternating defects are generated in Ge but not in Si, which introduces additional generation under DC stress.

Acknowledgement: This work is supported by EPSRC of UK (Grant nos: EP/I012966/1 and EP/L010607/1)

**Reference:** [1] Zhang et al, VLSI, p.161, 2012. [2] Groeseneken et al, IEDM, 2014. [3] Franco et al, IEDM, p.397, 2013. [4] Ma, et al, IEDM, 2014. [5] Intel, "Quality System Handbook," p. 19-22, 2009. [6] Huard et al, IRPS, p. 40, 2004. [7] Ma et al, EDL, p.160, 2014. [8] Grasser et al, IRPS, p.33, 2009.



Fig.1 (a) Waveforms of DC stress with measurement delay or slow measurement used for AC NBTI prediction, and AC stress with a measurement time of 5µs taken either from the edge of End of Recovery (EoR) or End of Stress (EoS). (b) The lifetime predicted by DC stress in (a) agrees well with the measured AC one for effective stress time. (c) Degradation under AC stress is the same as DC after a delayinduced recovery



Fig.4 In SiON/Si device, (a) The 2<sup>nd</sup> AC stress Fig.5 In Si-cap/Ge devices, (a) The 2<sup>nd</sup> AC stress recovered DC-enhanced charging. (b) The AC-DC- cannot fully recover the additional defects generated AC stress follows the same generation kinetics, from DC stress (b) AC-DC-AC stress does not suggesting no additional generation by DC stress.

0.08

.04 ↓ ↓



Fig.7 Differences in defects for Si and Ge devices: (a) Recharge is negligible when biased above  $\sim Ev(Ge)$  for GeO<sub>2</sub>/Ge. (b) Also no re-charge above  $\sim Ev(Ge)$  for Si-Cap/Ge. (c) Recharge occurs as soon as energy sweeping negatively, well above ~Ev(Si) for SiON/Si. This difference is explained in Fig.8a-c.

ິ ທີ່ 1.0 (a)

00



Fig.10 (a) Additional EAD generation is also observed in GeO<sub>2</sub>/Ge devices. (b) Long DC stress time is required at low Eox for the additional EAD generation in Si-cap/Ge. At a higher Eox, it occurs at a shorter stress time.



Fig.12 In Ge devices, (a) a higher frequency leads to the additional EAD generation starting at a higher DF. (b) At a high frequency of 10k Hz, the additional generation is enhanced by the high Eox only at a high duty factor. DC data (Duty Factor = 1) were measured after recovery.



DC after recovery

101

ct of Eo

GeO2/Ge: Imr

re: high Eo

Triangle: low Eo

Solid: EoS

Empty: EoR



Fig.2 For Ge devices, AC lifetime is much longer than that predicted by DC stress and the overdrive voltage can be underestimated by 0.5V.



Fig.3 In contrast to Si in Fig.1c, Sicap/Ge has much less defects generated under AC stress than DC even after the recovery induced by a delay in the order of seconds.



Fig.6 Defect energy distribution shows no additional DC generation in (a) SiON/Si, but additional DC generation in (b) Si-cap/Ge device, when comparing  $\Delta V$ th after discharge at the same Vg rec following DC and AC stress.



Fig.8 An illustration of energy alternating defects (EAD) in (a) GeO2/Ge and (b) Si-Cap/Ge: their energy level shifts above Ev when charged and back below Ev when neutralized. (c) In SiON, defect energy does not alternate with charge status and recharge takes place by e-tunnelling back to Si conduction band.



 $DC 10^{0} 10^{1} 10^{2} 10^{3} 10^{4} 10^{5} 10^{6}$ Frequency (Hz)

Fig.11 AC NBTI vs. frequency normalized by DC after recovery. (a) In Ge, the additional EAD generation starts at higher frequency under higher Eox. (b) In Si devices, the difference between AC and DC is caused by discharging recoverable defects only, independent of Eox.

τ (s)

лe,

lifeti

Effective



Fig.13 In Ge device, the DC NBTI after recovery (a) is substantially higher than the AC NBTI (10 kHz), due to the 'additional DC generation' (Fig. 5)





Fig.14 AC lifetime cannot be predicted by DC with recovery at Vg\_rec=0V for Ge devices, whilst it can for Si devices since its AC and DC (with recovery) overlapped.